## EE 4363/CSCI 4203

## COMPUTER ARCHITECTURE & MACHINE ORGANIZATION [4 CREDITS]

# Fall 2014

## **1** COURSE OVERVIEW

M/W 14:30-15:45 COORDINATES: MechE 212 & UNITE https://ay14.moodle.umn.edu/course/view.php?id=6137

INSTRUCTOR:

Ulya Karpuzcu Office: 4-155 KHKH Phone: (612) 626 72 03 E-mail: ukarpuzc @ umn Office Hours: Thu 16:00-17:00

**TEACHING ASSISTANT:** 

Sandhya Koteshwara Office: KH 2-276 E-mail: kotes001 @ umn Office Hours: Wed 10:00-11:00

OBJECTIVES: We are going to cover basic principles of computer architecture design. Subject to limitations of the underlying process technology, architectural design practices emerge in tailoring computer systems to specific application domains.

PREREQUISITES: EE 2361 or equivalent. A solid understanding of logic design principles is expected, but basics will be covered in class.

REFERENCE MATERIAL: "Computer Organization and Design: The Hardware/Software Interface" by Hennessy/Patterson, revised 4<sup>th</sup> Edition represents the main textbook. "Designing Computer Systems with Verilog" by Lilja/Sapatnekar is recommended.

EXAMS: We will have a final and a midterm. The exams may be designated as an open book/notes/... take-home to be submitted 24 hours after the release of questions (the following exam dates are to be interpreted as release dates in this case).

Final:Monday, December 15, 13:30-15:30Midterm:Wednesday, October 22, 14:30-15:45

HOMEWORKS: There will be 4 homeworks. Homeworks may include thought-provoking open-ended challenge questions (as bonus).

MACHINE PROBLEMS: You will need a Verilog simulator for the machine problems. As an open source tool, we have Icarus Verilog available in CSE labs. You can also have the following tools installed on your personal computer:

- Icarus Verilog (recommended): http://iverilog.icarus.com
- ModelSim PE Student Edition: http://www.mentor.com/company/higher\_ed/modelsim-student-edition (free for use by students in their academic coursework). You may need to register.

• Xilinx ISE WebPACK:

http://www.xilinx.com/products/design-tools/ise-design-suite/ise-webpack.htm (free version of Design Studio). You may need to register.

| GRADING: | Final                         | 24% |
|----------|-------------------------------|-----|
|          | Midterm                       | 20% |
|          | Machine problem ( $\times$ 4) | 28% |
|          | Homework ( $\times$ 4)        | 28% |

#### **MECHANICS:**

- Regarding academic integrity and scholastic dishonesty, according to the Office for Student Conduct and Academic Integrity (OSCAI), "Academic integrity is essential to a positive teaching and learning environment. All students enrolled in University courses are expected to complete coursework responsibilities with fairness and honesty. Failure to do so by seeking unfair advantage over others or misrepresenting someone elses work as your own, can result in disciplinary action. The University Student Conduct Code defines scholastic dishonesty as follows: Scholastic Dishonesty: submission of false records of academic achievement; cheating on assignments or examinations; plagiarizing; altering, forging, or misusing a University academic record; taking, acquiring, or using test materials without faculty permission; acting alone or in cooperation with another to falsify records or to obtain dishonestly grades, honors, awards, or professional endorsement." applies. Independent of the scope (be it a homework assignment, exam, ...), any conduct leads to F as the immediate final grade.
- The students are expected to attend all class meetings. Office hours are not designated to serve as make-up lectures.
- All assignments are due at the beginning of class, on the designated due date. Late assignments will receive a reduction of 20% for each day they are late, except for documented illnesses and family emergencies.
- Any question or concern about grading must be communicated to the TA or the instructor within one week after the return of the exam or assignment concerned.
- You can work in groups to discuss assignments, as long as the submission reflects your own work.
- UNITE students should submit all assignments according to the UNITE procedures.
- If the students fail to submit all of the homeworks, their final will not be graded.
- If the students fail to submit all of the machine problems, their final will not be graded.
- If the students fail to take the midterm, their final will not be graded.
- Any non-submitted or non-graded item will be processed with a grade of 0.
- Regarding incomplete grades, according to University Senate policy, "The I grade shall be assigned at the discretion of the instructor when, due to extraordinary circumstances, the student was prevented from completing the work of the course on time. The assignment of an I requires a written agreement between the instructor and student specifying the time and manner in which the student will complete the course requirements. In no event may any such written agreement allow a period of longer than one year to complete the course requirements." applies. An "I" will only be assigned if less than 15% of the course remains to be completed. In such a case, the "extraordinary circumstances" must be properly documented.
- Any student with disabilities to affect their ability to participate fully in class or to meet all course requirements is encouraged to notify the instructor so that appropriate accommodations can be timely arranged.

#### **2** COURSE OUTLINE

- Impact of Technology on Computer System Design: Historical perspective and future trends.
- Quantitative Analysis of Computer Systems: Metrics and benchmarks.
- Instruction Set Architecture: Assembly language programming.
- **Computer Microarchitecture:** Pipelining basics, pipeline hazards, instruction-level parallelism.
- **Memory System Design:** Memory hierarchy, cache memory, virtual memory.
- Computer System Design: Storage systems, input/output systems, networks.
- Parallel Computer Architecture: (Chip) multiprocessors, cache coherence, synchronization.

## **3 TENTATIVE TIMELINE**

| Week | Mon                            | Wed                            | Assignment   | (Main) Reference |
|------|--------------------------------|--------------------------------|--------------|------------------|
| 1    | Labor Day                      | Impact of Technology           |              | H&P Ch. 1        |
| 2    | Quantitative Analysis          | Quantitative Analysis          |              | H&P Ch. 1        |
| 3    | Instruction Set Architecture   | Instruction Set Architecture   | HW1 out:Wed  | H&P Ch. 2        |
| 4    | Computer Microarchitecture     | Computer Microarchitecture     | MP1 out: Wed | H&P Ch. 4        |
| 5    | Computer Microarchitecture     | Computer Microarchitecture     | HW1 due: Wed | H&P Ch. 4        |
| 6    | Computer Microarchitecture     | Computer Microarchitecture     | HW2 out: Mon | H&P Ch. 4        |
|      |                                |                                | MP1 due: Wed |                  |
| 7    | Computer Microarchitecture     | Computer Microarchitecture     | MP2 out: Wed | H&P Ch. 4        |
| 8    | Memory Hierarchy Design        | Midterm                        | HW2 due: Mon | H&P Ch. 5        |
| 9    | Memory Hierarchy Design        | Memory Hierarchy Design        | MP2 due: Wed | H&P Ch. 5        |
|      |                                |                                | MP3 out: Wed |                  |
| 10   | Memory Hierarchy Design        | Memory Hierarchy Design        | HW3 out: Wed | H&P Ch. 5        |
| 11   | Memory Hierarchy Design        | Memory Hierarchy Design        | MP3 due: Wed | H&P Ch. 5        |
|      |                                |                                | MP4 out: Wed |                  |
| 12   | Computer System Design         | Computer System Design         | HW3 due: Wed | H&P Ch. 6        |
| 13   | Parallel Computer Architecture | Parallel Computer Architecture | HW4 out:Wed  | H&P Ch. 7        |
| 14   | Parallel Computer Architecture | Parallel Computer Architecture | MP4 due:Wed  | H&P Ch. 7        |
| 15   | Parallel Computer Architecture |                                | HW4 due:Wed  | H&P Ch. 7        |