## EE 5364/CSCI 5204

# ADVANCED COMPUTER ARCHITECTURE [3 CREDITS]

## **FALL 2017**

## 1 COURSE OVERVIEW

Tue/Thu 9:45-11:00am

COORDINATES: MechE 108 & UNITE

https://ay17.moodle.umn.edu/course/view.php?id=5323

INSTRUCTOR:

Ulya Karpuzcu Office: KHKH 4-155 E-mail: ukarpuzc @ umn

Office Hours: Thu 11:00am-noon

**TEACHING ASSISTANT:** 

Naresh Ramakrishnan Office: KHKH 2-276 E-mail: ramak061 @ umn Office Hours: TBA

Office Hours: TBA

OBJECTIVES: We are going to explore (the evolution of) basic principles of computer architecture design in detail. Subject to limitations of the underlying process technology, architectural design practices emerge in tailoring computer systems to specific application domains.

PREREQUISITES: EE 4363/CSci 4204 or equivalent.

A solid understanding of computer organization (logic design, pipelined instruction execution, memory hierarchies...) is expected. You may consult an introductory computer architecture textbook such as Computer Organization and Design: The Hardware/Software Interface by Hennessy & Patterson or Structured Computer Organization by Tanenbaum, in case necessary.

REFERENCE MATERIAL: "Computer Architecture: A Quantitative Approach",  $5^{th}$  Edition represents the main textbook. "Modern Processor Design" by Shen & Lipasti is recommended. A collection of classical research papers can be found in "Readings in Computer Architecture" by Hill, Jouppi, and Sohi. We are going to provide a selection of related research papers for each lecture on the course website.

EXAMS: We will have a final and a midterm. The exams will be designated as an open book/notes/... take-home to be submitted 24 hours after the release of questions (the following exam dates are to be interpreted as release dates).

Exam II: Thu, December 14 Exam I: Thu, October 26

HOMEWORKS: There will be 4 homeworks. Homeworks may cover classic research papers, and include thought-provoking open-ended challenge questions.

PROJECT: We expect a small-scale research project. We encourage novelty, but you can also try to re-generate the results of an already published research paper. We will post a pool of ideas on the course website. You are encouraged to work in groups.

TOOLS: You may need an (micro)architectural simulator for the project. As an example simulator, SimpleScalar available in CSE Labs. However, you are not restricted to use SimpleScalar; the vast majority of simulators are open-source.

#### MECHANICS:

- Regarding academic integrity and scholastic dishonesty, according to the Office for Student Conduct and Academic Integrity (OSCAI), "Academic integrity is essential to a positive teaching and learning environment. All students enrolled in University courses are expected to complete coursework responsibilities with fairness and honesty. Failure to do so by seeking unfair advantage over others or misrepresenting someone elses work as your own, can result in disciplinary action. The University Student Conduct Code defines scholastic dishonesty as follows: Scholastic Dishonesty: submission of false records of academic achievement; cheating on assignments or examinations; plagiarizing; altering, forging, or misusing a University academic record; taking, acquiring, or using test materials without faculty permission; acting alone or in cooperation with another to falsify records or to obtain dishonestly grades, honors, awards, or professional endorsement." applies. Independent of the scope (be it a homework assignment, exam, ...), any conduct leads to F as the immediate final grade.
- The students are expected to attend all class meetings. Office hours are not designated to serve as make-up lectures.
- All assignments are due at the beginning of class, on the designated due date. Late assignments will receive
  a reduction of 20% for each day they are late, except for documented illnesses and family emergencies.
- Any question or concern about grading must be communicated to the TA or the instructor within one week after the return of the exam or assignment concerned.
- You can work in groups to discuss assignments, as long as the submission reflects your own work.
- UNITE students should submit all assignments according to the UNITE procedures.
- If the students fail to submit all of the homeworks, their project will not be graded.
- If the students fail to take Exam I, their Exam II will not be graded.
- Any non-submitted or non-graded item will be processed with a grade of 0.
- Regarding incomplete grades, according to University Senate policy, "The I grade shall be assigned at the discretion of the instructor when, due to extraordinary circumstances, the student was prevented from completing the work of the course on time. The assignment of an I requires a written agreement between the instructor and student specifying the time and manner in which the student will complete the course requirements. In no event may any such written agreement allow a period of longer than one year to complete the course requirements." applies. An "I" will only be assigned if less than 15% of the course remains to be completed. In such a case, the "extraordinary circumstances" must be properly documented.
- Any student with disabilities to affect their ability to participate fully in class or to meet all course requirements is encouraged to notify the instructor so that appropriate accommodations can be timely arranged.

# **2** Course Outline

## • Review

Impact of Technology on Computer System Design, Quantitative Analysis of Computer Systems, Pipelining Basics, Instruction Set Architecture

- Instruction-Level Parallelism (ILP)
- Memory Hierarchy Design
- Warehouse-Scale Computers (WS)

## 3 TENTATIVE TIMELINE

| Week | Tue    | Thu          | Assignment                       | (Main) Reference     |
|------|--------|--------------|----------------------------------|----------------------|
| 1    | Intro  | Review       |                                  | H&P Ch. 1, App A/B/C |
| 2    | Review | Review       | HW1 out: Thu                     | H&P App A/B/C        |
| 3    | Review | ILP          |                                  | H&P Ch. 3            |
| 4    | ILP    | ILP          | HW1 due: Thu                     | H&P Ch. 3            |
| 5    | ILP    | ILP          | HW2 out: Thu                     | H&P Ch. 3            |
| 6    | ILP    | ILP          | Project Proposal due: Thu        | H&P Ch. 3            |
| 7    | ILP    | ILP          | HW2 due: Thu                     | H&P Ch. 3            |
| 8    | ILP    | ILP          | Exam-I: Thu                      | H&P Ch. 3            |
|      |        |              | HW3 out: Thu                     |                      |
| 9    | Mem    | Mem          |                                  | H&P Ch. 2            |
| 10   | Mem    | Mem          | HW3 due: Thu                     | H&P Ch. 2            |
| 11   | Mem    | Mem          | Project Progress Report due: Thu | H&P Ch. 2            |
| 12   | Mem    | Thanksgiving |                                  | H&P Ch. 2            |
| 13   | WS     | WS           | HW4 out: Tue                     | H&P Ch. 6            |
| 14   | WS     | WS           | HW4 due: Thu                     | H&P Ch. 6            |
| 15   | WS     | WS           | Project Final Report due: Tue    | H&P Ch. 6            |
|      |        |              | Exam-II: Thu                     | H&P Ch. 6            |